Using RTEMS on Zynq ultrascale in 32bit mode

Mingyu Li lmy2010lmy at gmail.com
Fri Oct 12 02:19:44 UTC 2018


Hi Jan,

RTEMS master currently supports ARM Xilinx Zynq:
https://github.com/RTEMS/rtems/tree/master/bsps/arm/xilinx-zynq.
Please have a look at
https://docs.rtems.org/branches/master/cpu-supplement/arm.html.

To understand the BSP framework, refer to
https://docs.rtems.org/branches/master/bsp-howto/index.html.
Hope it helps.

Best regards,
Maxul Lee


<Jan.Sommer at dlr.de> 于2018年10月10日周三 上午4:56写道:

> Hello,
>
> we will have access to a Xilinx Zynq ultrascale+ soon.
> It has 4xA53 cores.
> If I understand it correctly they are based on AArch64 which is currently
> not supported by RTEMS.
> However, running the processors in 32bit mode would be sufficient.
> I have some problems determining what is already present in RTEMS for a
> BSP.
> Has by any chance someone already done that?
> I only started to look at the RM of the SoC and try to determine which
> core devices have changes and need new/updated drivers in the shared arm
> directory.
> Any guidance would be greatly appreciated. Is it the right idea to start
> with the A9-based BSPs and go from there?
>
> Best regards,
>
>    Jan
>
>
> Deutsches Zentrum für Luft- und Raumfahrt e. V. (DLR)
> German Aerospace Center
> Simulation and Software Technology | Software for Space Systems and
> Interactive Visualization | Lilienthalplatz 7 | 38108 Braunschweig | Germany
>
> Jan Sommer
> Telephone +49 531 295-2494 | Telefax 0531 295-2767 | jan.sommer at dlr.de
> DLR.de/SC
>
> _______________________________________________
> users mailing list
> users at rtems.org
> http://lists.rtems.org/mailman/listinfo/users
>
-------------- next part --------------
An HTML attachment was scrubbed...
URL: <http://lists.rtems.org/pipermail/users/attachments/20181012/ce1f10f3/attachment.html>


More information about the users mailing list